

# Design and Analysis of an Array Multiplier Using an Area Efficient Full Adder Cell in 32nm CMOS Technology

<sup>1</sup>, Kripa Mathew, <sup>2</sup>, S.Asha Latha, <sup>3</sup>, T.Ravi, <sup>4</sup>, E.Logashanmugam <sup>1,2,3,4</sup>, *M.Tech-VLSI design, Sathyabama University, Jeppiaar Nagar, Rajiv Gandhi Salai, Chennai 119* 

Keywords- array multiplier, full adder, low power, VLSI.

Date Of Submission: 1 March , 2013 Date Of Publication: 25 March 2013

### 1. Introduction

In today's world low power issues have become an major important factor in modern VLSI design. In fact, Low Power VLSI chips have emerged as highly in demand for designing any subsystem. Low power circuit is realized using both hardware and software approach.[12] The limited power capacity of the portable system has lead designers to more power aware designs. Energy efficient circuits are required because of the increasingly stringent demands for battery space and weight in portable multimedia devices, particularly in digital multipliers which are basic building blocks of digital signal processors. Besides adders, digital multipliers are the most critical arithmetic functional unit in many DSP applications such as in filters, Fourier transform and discrete cosine transform and in multiplier accumulate unit. Both array and parallel multipliers are in high demand because of their high execution speed and throughput. [5] The advantage of array multiplier is its regular structure; therefore layout becomes simple and it occupies less area since it has small size. In VLSI, the regular structures can be cemented one over another; this reduces the amount of mistakes and also reduces layout design. A basic multiplier can be divided into three parts partial product generation, partial product addition and final addition. In this paper we present a low power, low area design methodology for parallel array multiplier using carry save adder. Power dissipation is the most important parameter for portability & mobility and it is classified into dynamic and static power dissipation. Dynamic power dissipation arises when the circuit is overall consuming that means when its operational, while static power dissipation arises when the circuit is inactive or is in a power down mode. There are three main components of power consumption in digital CMOS VLSI circuits [8].

1) Switching Power: arises because of the charging and discharging of the circuit capacitances during transistor switching.

2) Short Circuit Power: arises due to short circuit current flowing from power supply to ground during transistor switching.

3) Static Power: arises when the circuit is in stable state due to static and leakage currents flowing. The first two are referred to as dynamic power as the power is consumed dynamically while the circuit is changing states.[8]

In designing a low power CMOS 1 bit full adder, the emphasis will on the following areas [10].

- [1] To reduce the total number of transistor count in the design and to reduce the load capacitance also to reduce the total number of parasitic capacitances in internal nodes
- [2] To save the dynamic power consumption by lowering the switching activity.

- [3] To remove some direct paths from the power supply to ground to save the short circuit power dissipation.
- [4] To reduce the appearance of glitches which leads to unnecessary power dissipation also leads to fault circuit operation due to spurious transitions especially in low voltage operation system.
- [5] In order to build a low power full adder, all the internal nodes in the circuit must possess full voltage swing at the output nodes.
- [6] To build the low voltage full adder design because the power supply voltage is the crucial factor in reducing power dissipation.[8]

In order to reduce the power consumption of the adders any one of the above factors of the circuit need to be reduced. In nanometer scale leakage power dominates the dynamic power and static power due to hot electrons. So the concentration is on trade off power in array multipliers.

## **II.** Conventional Array Multiplier

An existing array multiplier is very much regular in its structure when compared to the conventional array multiplier and uses an only short wire that goes from one full adder cell to adjacent full adder cell. It has very simple and efficient layout in VLSI and can be easily and efficiently pipelined. The conventional array multiplier is synthesised using 16T full adder cell. The existing full adder cell is made of 16T which is designed using XNOR gate, pass transistor and transmission gate . The 16T full adder cell consumes less power when compared to the conventional CMOS full adder cell that uses 28 transistor. This cell produces full swing at the output nodes. This low power full adder cell has a drawback of giving large delay when compared to other adders. This circuit can operate with full output voltage swing but consumes significant amount of power and have more delay compared to other adders having less transistor count. The existing array multiplier is synthesized using 16T full adder cell [2].Consider the multiplication of two unsigned n-bit numbers, where X = Xn-1, Xn-2, ... Xo is the multiplicand and Y = Yn-1, Yn-2.... Y0 is the multiplier. The product of these two bits can be written as P7P6P5P4P3P2P1P0.Where P0 is the LSB AND P7 is the MSB.Fig1.shows multiplication of a 4\*4array multiplier using carry save adders.[1]

|                                 | X <sub>3</sub>           | $X_2$          | $X_1$        | $X_0$         |  |
|---------------------------------|--------------------------|----------------|--------------|---------------|--|
|                                 | Y <sub>3</sub>           | Y <sub>2</sub> | $Y_1$        | $Y_0$         |  |
|                                 |                          | $X_0Y_3$       | $X_0Y_2 X_1$ | $Y_1 X_0 Y_0$ |  |
|                                 | $X_1Y$                   | 3 X1Y2         | $X_1Y_1 X$   | $_{1}Y_{0}$   |  |
| >                               | $X_2Y_3 X_2Y_3$          | $_2 X_2 Y_1$   | $X_2Y_0$     |               |  |
| X <sub>3</sub> Y <sub>3</sub> X | $_{3}Y_{2}$ $X_{3}Y_{1}$ | $X_3Y_0$       |              |               |  |
| P7 P6                           | P5 P4                    | 4 P3           | P2 P1        | P0            |  |

#### FIG1. 4\*4 MULTIPLICATIONS [1]

The conventional array multiplier uses carry save addition to add the products.[1]In the carry save addition method, the first row will be either half adders or full adders .If the first row of the partial products is implemented with full adders ,Cin will be considered '0'.Then the carries of each full adder can be diagonally forwarded to the next row of the adder. The resulting multiplier is said to be carry save array multiplier as the carry bits are not immediately added but rather saved for the next stage of addition. Hence the name carry save multiplier. In the design if the full adders have two input data the third input is considered as zero. The final adder which is used to add carries and sums of the multiplier is removed. Then the carry of the fourth column of the multiplier is given to the input of the fifth column instead of zero. Then the carry of the fifth column is forwarded to the input of the sixth column so on. And in this carry of the seventh column of the adder is considered as the most significant bit of the multiplier. In this paper conventional array multiplier is synthesised using 16T full adder cell.[2]



FIG2. ARRAY MULTIPLIER USING CSA [1]

#### **III. Proposed Array Multiplier**

In the proposed array multiplier the full adder cells is implemented using 10T full adder cell as shown in Fig3. The 10T full adder circuit is designed using inverted based 4T XOR gates in the designed full adder cell and shows remarkable improvements in power and delay. [3]This 1 bit full adder cell has less power consumption as it has no direct path to ground .The elimination of a path to the ground reduces power consumption .It is observed that the newly designed 10-T adder has no direct path to the ground. The charge stored at the load capacitance is reapplied to the control gates. The circuit produces full-swing at the output nodes. The circuit even fails to provide so for the internal nodes. The combination of not having a direct path to ground and the re-application of the load charge to the control gate makes the energy-recovering full adder an energy efficient design. Due to multiple threshold problems it cannot be cascaded at low power supply. Also the circuit becomes slower as the power consumption by the circuit reduces. Thus implementing the array multiplier using 10T full adder cell shows to be more power and area efficient when compared with the 16T full adder cell



FIG3.10T FULL ADDER CELL [3]

### IV. RESULT AND DISCUSSION

The 16T and 10T full adder cell is analysed in terms of power, propagation delay and power delay product in both 32nm & 130nm MOSFET technology using H-spice. The conventional array multiplier designed using 16T full adder cell is compared with the proposed array multiplier designed using 10T full adder cell. Power, propagation delay and power delay product are calculated for both conventional and proposed array multiplier in both 32nm &130nm MOSFET technology using H-spice. And the transient analysis for full adders & multipliers are shown respectively.

**SIMULATION OUTPUTS:**SIMULATION RESULTS DESIGNED IN 32nm MOSFET TECHNOLOGY WITH OPERATING VOLTAGE OF 0.9V.

| weight.                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -110 |   |    |  |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|----|--|
| 160 v(2)<br>360 v(3)<br>360 v(3)<br>360 v(3)<br>360 v(3)<br>360 v(3) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |   |    |  |
|                                                                      | X 8000<br>8 4500<br>9 2000<br>9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |   |    |  |
|                                                                      | 14 400s<br>4 400s<br>4 200s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |   |    |  |
|                                                                      | N and the second |      | Π | μT |  |
|                                                                      | He show                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ·    |   |    |  |

FIG4. TRANSIENT ANALYSIS OF 16T FULL ADDER.

The first three (a, b, c) are the inputs to the full adder and the third and fourth are the sum and carry respectively of a 16T full adder cell.

| 110 8 3 5                                                                                     | ·영광학명왕학원                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - First y First                      |             |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------|
| Anna Lat.<br>01:01:02<br>01:01:02<br>01:01:02<br>01:01:02<br>01:01:02<br>01:01:02<br>01:01:02 | N 1990 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                      |             |
|                                                                                               | 1000 1000 1000 1000 1000 1000 1000 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |             |
|                                                                                               | H 6000<br>4000<br>4000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>1000<br>100 |                                      |             |
|                                                                                               | H 100n<br>400n<br>400n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      | LT          |
|                                                                                               | 1000 B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |             |
|                                                                                               | 0 2 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Gn Bn 30n 12n 14n<br>Tare (n) (1040) | 76n 18n 29n |

FIG5. TRANSIENT ANALYSIS OF 10T FULL ADDER

The first three (a, b, c) are the inputs to the full adder and the third and fourth are the sum and carry respectively of a 10T full adder cell.

| 100 8 20 2                                                        | 1 2 2 1 2 2 1 2 X | + lex + lex |  |
|-------------------------------------------------------------------|-------------------|-------------|--|
| 900 y (1)                                                         | 5 100 .           | Arthurson A |  |
| Ced +150<br>Ced +150<br>Ced +150<br>Ced +15<br>Ced +15<br>Ced +15 |                   |             |  |
|                                                                   | B 1000 -          |             |  |
|                                                                   |                   |             |  |
|                                                                   | 2 100 -           |             |  |
|                                                                   | \$ ma             |             |  |
|                                                                   |                   |             |  |

## FIG: 6: TRANSIENT ANALYSIS OF EXISTING ARRAY MULTIPLIER SHOWING INPUTS.

v(3), v(53), V(54), v(55), v(5), v(6), (7), v(8) are the inputs to the existing array multiplier.



FIG:7: TRANSIENT ANALYSIS OF EXISTING ARRAY MULTIPLIER SHOWING OUTPUTS .

v(9), v(21), v(33), v(42), v(46), V(48), v(49) are the outputs of the existing array multiplier.

| 14 B R F | [평굴] '한평굴] '한요] |                     |           |      |
|----------|-----------------|---------------------|-----------|------|
| 518.54L  |                 | "Brendt"            |           |      |
| 010+030  | 1 5 50er -      |                     |           |      |
| 121-04   |                 |                     |           |      |
| révéli   | 1 500+ _        |                     |           |      |
| 1940     |                 |                     |           | _    |
|          | § 500x -        |                     |           |      |
|          |                 | - becaused becaused |           |      |
|          | R 300v _        |                     |           |      |
|          |                 |                     |           |      |
|          | 5 500 -         |                     |           |      |
|          |                 |                     |           |      |
|          | 5 500 -         |                     |           |      |
|          |                 |                     |           | _    |
|          | 8 500m -        |                     |           |      |
|          |                 |                     |           | _    |
|          | \$ 500 -        |                     |           |      |
|          |                 | 5 B M D             | 10 150 1  | b 20 |
|          |                 | Tana (er) (TIME)    | 141 141 1 | -    |

## FIG: 8: TRANSIENT ANALYSIS OF PROPOSED ARRAY MULTIPLIER SHOWING INPUTS.

| 100 8 10 8                       | 12 7 19 12 2                        | 19 91 |    |         |    |      | · · peac                 |     |     |     |     |    |
|----------------------------------|-------------------------------------|-------|----|---------|----|------|--------------------------|-----|-----|-----|-----|----|
| 1854.                            |                                     |       |    |         |    | *105 | rbesk                    |     |     |     |     |    |
| 12×(3)<br>14×(2)<br>14×(2)       | 40m                                 |       |    |         |    |      |                          |     |     |     |     | _  |
| 20 x(42)<br>20 x(44)<br>20 x(40) | G 600 -                             | ł.    | 1  | J       | +  | j    |                          | 1   |     | )   |     |    |
| 47488)<br>127688)                | 401.8m<br>401.6m<br>401.6m          | 4     | -+ |         |    |      |                          |     | +   | +~  | ~   |    |
|                                  | 41 400 m<br>400 m<br>400 m<br>400 m | ¢     | +  |         |    |      |                          |     | -   |     |     |    |
|                                  | 4 434m<br>4213m<br>4316m<br>4316m   | ÷     | -  | -+-     | +  | -+   |                          |     | _   | +   |     |    |
|                                  | 1 00m -                             | 1     | h  |         |    | 5    | h                        |     | h   |     | h.  |    |
|                                  | 5 m [                               | ſ     |    | <b></b> | l  |      | l                        |     | l   | ſ   | l   |    |
|                                  | 4 809                               | L     |    |         |    | 1    |                          | 1   |     |     |     | _  |
|                                  |                                     | a     | 24 | 45      | 6n | ĝi.  | Tion<br>Town And (CTANE) | 126 | 14n | 15n | 191 | 20 |

v(3),v(53),V(54),v(55),v(5),v(6),(7),v(8) are the inputs to the proposed array multiplier.

# FIG: 9: TRANSIENT ANALYSIS OF PROPOSED ARRAY MULTIPLIER SHOWING OUTPUTS.

v(9), v(21), v(33), v(42), v(46), V(48), v(49) are the outputs of the proposed array multiplier.

# ANALYSIS OF FULL ADDERS:

Table1. Analysis of full adder cell in 130nm technology.

| FULL     | POWER(W)  | DELAY(S) | PDP(J)    |
|----------|-----------|----------|-----------|
| ADDER    |           |          |           |
| EXISTING | 5.986e-05 | 4.67e-12 | 27.95e-17 |
| PROPOSED | 4.049e-05 | 4.03e-12 | 16.48e-17 |

Table2. Analysis of full adder cell in 32nm technology.

| FULL     | POWER(W)  | DELAY(S) | PDP(J)    |
|----------|-----------|----------|-----------|
| ADDER    |           |          |           |
| EXISTING | 2.681e-05 | 4.76e-12 | 12.76e-17 |
| PROPOSED | 1.874e-05 | 3.99e-12 | 7.47e-12  |

# ANALYSIS OF ARRAY MULTIPLIERS:

Table3. Analysis of array multiplier in 130nm technology

| ARRAY      | POWER(W) | DELAY(S) | PDP(J)    |
|------------|----------|----------|-----------|
| MULTIPLIER |          |          |           |
| EXISTING   | 5.77e-04 | 4.32e-10 | 24.93e-14 |
| PROPOSED   | 4.36e-04 | 1.95e-10 | 8.50e-14  |

| ARRAY      | POWER(W) | DELAY(S) | PDP(J)    |
|------------|----------|----------|-----------|
| MULTIPLIER |          |          |           |
| EXISTING   | 4.45-04  | 5.74e-11 | 25.58e-15 |
| PROPOSED   | 4.33e-04 | 4.98e-11 | 21.56e-15 |

Table4. Analysis of array multiplier in 32nm technology

Table 5: Comparison of power dissipation for proposed full adder among various technologies

| TECHNOLOGY    | POWER(W)  |
|---------------|-----------|
| MOSFET(130nm) | 4.049e-05 |
| MOSFET(32nm)  | 1.874e-05 |

Table6: Comparison of power dissipation for proposed array multipliers among various technologies

| TECHNOLOGY    | POWER(W)  |
|---------------|-----------|
| MOSFET(130nm) | 4.361e-04 |
| MOSFET(32nm)  | 4.331e-04 |

Table 7: Analysis of power, delay and power delay product for existing and proposed array multiplier.

| Technology | Array        | Power     | Power | Delay    | Delay   | PDP        | PDP   | Transistor     |
|------------|--------------|-----------|-------|----------|---------|------------|-------|----------------|
|            | Multiplier   | (W)       | (%)   | (S)      | (%)     | (J)        | (%)   | count          |
|            | -            |           |       |          |         |            |       |                |
| 32nm       | Conventional | 4.457e-04 |       | 5.74e-11 |         | 25.583e-15 |       |                |
|            |              |           | 2.82  |          | 13.24   |            | 15.69 | 256            |
|            | Proposed     | 4.331e-04 |       | 4.98e-11 |         | 21.568e-15 |       | (conventional) |
| 130nm      | Conventional | 5.771e-04 |       | 4.32e-10 |         | 24.930e-14 |       |                |
|            |              |           | 24.43 |          | - 54.86 |            | 65.89 | 160            |
|            | Proposed     | 4.361e-04 |       | 1.95e-10 |         | 8.503e-14  |       | (proposed)     |
| 1          | 1            | 1         |       | 1        | 1       | 1          |       | 1              |

### **POWER ANALYSIS:**



CHART 1. MULTIPLIER TRANSISTOR COUNT.







CHART 3: ARRAY MULIPLIER POWER ANALYSIS



CHART4: ARRAY MULTIPLIER PDP ANALYSIS

#### V. Conclusion

In this paper, both the proposed and the conventional array multiplier is simulated using 32nm & 130nm MOSFET technology. The 10T full adder cell proves to be more efficient in terms of area, power and delay when compared with the 16T full adder cell. The proposed array multiplier performance increases compared with the conventional array multiplier using 16T full adder cell in terms of area, power and delay by using an area and power efficient 10T full adder cell. For 32nm MOSFET technology, the proposed design uses 96 less transistor count and saves 2.82% of total power, 13.24% of more speed and 15.69% less power delay product.

#### References

- N.Ravi, Dr.T.JayachandraPrasad ,Dr.T.Subba Rao,Y.Subbaiah (2011), "A Novel Low Power, Low Area Array Multiplier Design for DSP Applications", Proceedings of 2011 International Conference on Signal Processing, Communication, Computing and Networking Technologies (ICSCCN 2011).
- [2] TriptiSharma, Prof.B.P.Singh, K.G.Sharma, Neha Arora "High speed , low power 8t full adder cell with 45% improvement in threshold loass problem".
- [3] ShivshankarMishra,V,Narendar,Dr.R.A.Mishra(2011), " On the design of high performance CMOS 1 bit full adder circuits",Proceedings published by International Journal of Computer Applications(ICVCI2011).
- [4] M.B. Damle, Dr. S. S. Limaye (2012), "Low-power Full Adder array-based Multiplier with Domino Logic", International Journal of advanced Research in Computer Engineering & Technology, Vol.1, Issue 4, June 2012, ISSN:2278-1323
- [5] J. Selvakumar, Vidhyacharan Bhaskar(2011), "A Low Power Multiplier Architecture Based OnBypassing Technique for Digital Filter".
- [6] Aditya Kumar Singh, Bishnu Prasad De, Santanu Maity (2012), "Design and Comparison of Multipliers Using Different Logic Styles", International Journal of Soft Computing and Engineering(IJSCE), Vol.2, ISSN 2231-2307
- [7] Vishal D Jaiswal, Saroj V.Bakale, Sonal S.Bhopale(2012), "Implementationand comparitve analysis of low power adder circuit", International Journal of advanced Technology & Engineering Research(IJATER), Vol.2, ISSN 2250-3536.
- [8] Ahmed M.shams, and Magdy A.Bayoumi, "A new full adder cell for low power applications".
- [9] A novel multiplexer based low power full adder.
- [10] Kevian Navi, Mohammad Reza Saatchi, Omid Daei (2009), "A high speed Hybrid full adder", European Journal of Scientific Research, Vol.26No.1(2009), pp.22-26.
- [11] Reza Faghih Mirzaee, Mohammed Hossein Moaiyeri, Keivan Navi (2010), "High Speed NP-CMOS and Multi Output Dynamic Full Adder Cells".
- [12] B.Sathiyabama,Dr.S.Malarkka (2012), "Low power novel hybrid adders for datapath circuits in DSP processor",Indian Journal of Computer Science and Engineering (IJCSE),Vol.3No.1,ISSN 0976-5166.
- [13] Yingtao Jiang, Abdulkarim Al Sheraidah, Yuke Wang, Edwin Sha. And Jin Gyun Chung (2004), "A novel multiplexer based low power full adder", IEEE Transactions on circuits and systems -2, Vol.51, No.7, pp1057-7130.
- [14] http://en.wikipedia.org



Kripa Mathew was born in alleppey, 28th February 1988. She received her Bachelor Degree in Electronics and Communication Engineering, from Kerala University, Trivandrum, Kerala, India in the year 2010. M.TECH., VLSI DESIGN, Sathyabama University, Chennai, Tamilnadu, India.



**S.Asha Latha** was born in Chennai, Tamilnadu, India in 1983. She received her Bachelor Degree in Electrical and Communication Engineering from Bharathidasan University in the year 2004, Master Degree in VLSI DESIGN from Bharath Institute of Higher Education & Research Deemed University in the year 2006. Currently she is doing Ph.D in Sathyabama University. she is working as Assistant Professor in Department of ECE in Sathyabama University. Her interested areas of research are Wireless Sensor Networks, Cryptography, Nano Electronics, VLSI Design.



T.Ravi was born in Namakkal, Tamilnadu, India in 1978. He received his Bachelor Degree in Electrical and Electronics Engineering from Madurai Kamaraj University in the year 2001, Master Degree in Applied Electronics from Sathyabama Deemed University in the year 2004. Currently he is doing Ph.D in Sathyabama University. He is working as Assistant Professor in Department of ECE in Sathyabama University. His interested areas of research are Nano Electronics, VLSI Design, Low Power VLSI Design and Mixed Signal circuits. He has Research publications in National / International Journals /Conferences. He is a member of VLSI Society of India.



Dr.E.Logashanmugam was born in Madurai, Tamilnadu, India in 1969. He received his Bachelor Degree in Electronics and Communication Engineering from Madurai Kamaraj University in the year 1991, Master Degree in Electronics Engineering from Anna University, Chennai in the year 2001 and Ph.D., from Sathyabama University, Chennai, in the year 2009. His interested areas of research are VLSI Design, Nano Electronics, Image Processing and Cryptography. He has 60 Research publications in National / International Journals / Conferences to his credit. He has 22 years of experience in teaching and presently working as Head of Department, ECE, Sathyabama University, Chennai, Tamilnadu, India. He is a member of ISTE and IEEE.